UDP\_IP\_Core:1 MATCH\_CMD FLEX\_CONTROL VCC CmdToMatch(7:0) CmdMatched r\_data(7:0) checksum\_baseval(15:0) XST\_VCC DataToMatch(7:0) r\_usrdata(7:0) I\_addr(5:0) clk\_125MHz I\_data(7:0) DataValid r\_eof locked locked rx\_sof r\_sof r\_usrvld I\_wren MATCH\_RST\_CODE FLEX\_CONTROL\_port\_map input\_bus(7:0) rx\_eof IPv4\_PACKET\_RECEIVER input\_bus(7:0) usr\_data\_length(15:0) usr\_data\_length(15:0) clk\_125Mhz <u>usr</u>\_data\_output\_bus(7:0) usr\_data\_output\_bus(7:0) rx\_eof <u>val</u>id\_out\_usr\_data valid\_out\_usr\_data rx\_sof IPv4\_PACKET\_RECEIVER\_port\_map IPV4\_PACKET\_TRANSMITTER transmit\_data\_output\_bus(7:0) <u>transmit\_data\_output\_bus(7:0)</u> flex\_checksum\_baseval(15:0) flex\_wraddr(5:0) end\_of\_frame\_O end\_of\_frame\_O flex\_wrdata(7:0) cansmit\_data\_input\_bus(7<u>:0)</u> transmit\_data\_input\_bus(7:0) transmit\_data\_length(15:0) transmit\_data\_length(15:0) source\_ready \_source\_ready clk\_125MHz start\_of\_frame\_O start\_of\_frame\_O flex\_wren transmit\_start\_enable usr\_data\_trans\_phase\_on <u>usr\_</u>data\_trans\_phase\_on transmit\_start\_enable IPV4\_PACKET\_TRANSMITTER\_port\_map